Data di Pubblicazione:
2016
Citazione:
(2016). A prototype of a new generation readout ASIC in 65nm CMOS for pixel detectors at HL-LHC [journal article - articolo]. In JOURNAL OF INSTRUMENTATION. Retrieved from http://hdl.handle.net/10446/78334
Abstract:
This paper describes a readout ASIC prototype designed by CHIPIX65 project, part of RD53, for a pixel detector at HL-LHC. A 64 × 64 matrix of 50 × 50 μ m2 pixels is realised. A digital architecture has been developed, with particle efficiency above 99.9% at 3 GHz/cm2 pixel rate, 1 MHz trigger rate with 12.5 μ s latency. Two analog front end designs, one synchronous and one asynchronous, are implemented. Charge is measured with 5-bit precision and the analog dead-time is below 1%. IP-blocks (DAC, ADC, BandGap, SER, sLVS-TX/RX) and very front ends are silicon proven, irradiated to 600-800Mrad.
Tipologia CRIS:
1.1.01 Articoli/Saggi in rivista - Journal Articles/Essays
Elenco autori:
Monteil, Ennio; Pacher, L.; Paternò, A.; Loddo, F.; Demaria, N.; Gaioni, Luigi; De Canio, Francesco; Traversi, Gianluca; Re, Valerio; Ratti, L.; Rivetti, A.; Da Rocha Rolo, M.; Dellacasa, G.; Mazza, G.; Marzocca, C.; Licciulli, F.; Ciciriello, F.; Marconi, S.; Placidi, P.; Magazzù, G.; Stabile, A.; Mattiazzo, Serena; Veri, C.
Link alla scheda completa:
Pubblicato in: