A prototype of pixel readout ASIC in 65 nm CMOS technology for extreme hit rate detectors at HL-LHC
Articolo
Data di Pubblicazione:
2017
Citazione:
(2017). A prototype of pixel readout ASIC in 65 nm CMOS technology for extreme hit rate detectors at HL-LHC . In JOURNAL OF INSTRUMENTATION. Retrieved from http://hdl.handle.net/10446/84163
Abstract:
This paper describes a readout ASIC prototype designed by the CHIPIX65 project, part of RD53, for a pixel detector at HL-LHC . A 64×64 matrix of 50×50μm2 pixels is realised. A digital architecture has been developed, with particle efficiency above 99.5% at 3 GHz/cm2 pixel rate, trigger frequency of 1 MHz and 12.5μsec latency. Two analog front end designs, one synchronous and one asynchronous, are implemented. Charge is measured with 5-bit precision, analog dead-time below 1%. The chip integrates for the first time many of the components developed by the collaboration in the past, including the Digital-to-Analog converters, Bandgap reference, Serializer, sLVS drivers, and analog Front Ends. Irradiation tests on these components proved their reliability up to 600 Mrad.
Tipologia CRIS:
1.1.01 Articoli/Saggi in rivista - Journal Articles/Essays
Keywords:
Front-end electronics for detector readout; Particle tracking detectors (Solid-state detectors); Radiation-hard electronics; Instrumentation; Mathematical Physics
Elenco autori:
Paternò, A.; Pacher, Luca; Monteil, Ennio; Loddo, Flavio; Demaria, Lino; Gaioni, Luigi; De Canio, Francesco; Traversi, Gianluca; Re, Valerio; Ratti, Lodovico; Rivetti, Angelo; Da Rocha Rolo, Manuel D.; Dellacasa, Giulio; Mazza, G.; Marzocca, Cristoforo; Licciulli, Francesco; Ciciriello, Fabio; Marconi, S.; Placidi, Pisana; Magazzù, Guido; Stabile, Alberto; Mattiazzo, Serena; Veri, Carlo
Link alla scheda completa:
Link al Full Text:
Pubblicato in: