Skip to Main Content (Press Enter)

Logo UNIBG
  • ×
  • Home
  • Degrees
  • Courses
  • People
  • Outputs
  • Organizations
  • Third Mission
  • Projects
  • Expertise & Skills

UNI-FIND
Logo UNIBG

|

UNI-FIND

unibg.it
  • ×
  • Home
  • Degrees
  • Courses
  • People
  • Outputs
  • Organizations
  • Third Mission
  • Projects
  • Expertise & Skills
  1. Outputs

First generation of deep n-well CMOS MAPS with in-pixel sparsification for the ILC vertex detector

Academic Article
Publication Date:
2009
abstract:
In this paper we present the characterization results relevant to a deep n-well (DNW) CMOS active pixel sensor chip designed for vertexing applications at the International Linear Collider. In this chip, named SDR0 (Sparsified Digital Readout), for the first time we implemented a sparsification logic at the pixel level. The DNW available in deep submicron CMOS processes is used to collect the charge released in the substrate, and signal processing is performed by a classical optimum amplifying stage for capacitive detectors. In this work, the experimental characterization of the SDR0 chip, including data from radioactive source (55Fe) tests, will be presented.
Iris type:
1.1.01 Articoli/Saggi in rivista - Journal Articles/Essays
List of contributors:
Traversi, Gianluca; Manghisoni, Massimo; Re, Valerio; Ratti, Lodovico; Pozzati, Enrico; Jastrzab, Marcin; Caccia, Massimo; Bulgheroni, Antonio
Authors of the University:
MANGHISONI Massimo
RE Valerio
TRAVERSI Gianluca
Handle:
https://aisberg.unibg.it/handle/10446/22977
Published in:
NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH. SECTION A, ACCELERATORS, SPECTROMETERS, DETECTORS AND ASSOCIATED EQUIPMENT
Journal
  • Use of cookies

Powered by VIVO | Designed by Cineca | 26.4.3.0