Skip to Main Content (Press Enter)

Logo UNIBG
  • ×
  • Home
  • Degrees
  • Courses
  • People
  • Outputs
  • Organizations
  • Third Mission
  • Projects
  • Expertise & Skills

UNI-FIND
Logo UNIBG

|

UNI-FIND

unibg.it
  • ×
  • Home
  • Degrees
  • Courses
  • People
  • Outputs
  • Organizations
  • Third Mission
  • Projects
  • Expertise & Skills
  1. Outputs

Low-power clock distribution circuits for the Macro Pixel ASIC

Academic Article
Publication Date:
2015
abstract:
Clock distribution circuits account for a significant fraction of the power dissipation of the Macro Pixel ASIC (MPA), designed for the pixel layer readout of the so-called Pixel-Strip module in the innermost part of the CMS tracker at the HL-LHC. This work reviews different CMOS circuit architectures envisioned for low power clock distribution in the MPA. Two main topologies will be discussed, based on standard supply voltage and on auxiliary, reduced supply. Circuit performance, in terms of power consumption and speed, is evaluated for each of the proposed solutions and compared with that relevant to standard CMOS drivers.
Iris type:
1.1.01 Articoli/Saggi in rivista - Journal Articles/Essays
List of contributors:
Gaioni, Luigi; De Canio, Francesco; Manghisoni, Massimo; Ratti, Lodovico; Re, Valerio; Traversi, Gianluca; Marchioro, Alessandro; Kloukinas, Kostas
Authors of the University:
GAIONI Luigi
MANGHISONI Massimo
RE Valerio
TRAVERSI Gianluca
Handle:
https://aisberg.unibg.it/handle/10446/32840
Published in:
JOURNAL OF INSTRUMENTATION
Journal
  • Overview
  • Research

Overview

URL

http://iopscience.iop.org/1748-0221/

Research

Concepts


Settore ING-INF/01 - Elettronica
  • Use of cookies

Powered by VIVO | Designed by Cineca | 26.4.3.0